# Study of Temperature variation on Dopingless SOI

## Amit Kumar Singh<sup>1</sup> & Abhishek Mishra<sup>2</sup>

<sup>1</sup>Asst. Prof., Electrical Engineering Department, Modern Institute of Technology and Research Centre, Alwar, Raj. India
<sup>2</sup>Electronics and Communication Engineering.

Received: September 05, 2018 Accepted: October 26, 2018

ABSTRACT In this paper, we study the impact of temperature on various performance parameters of n-type dopingless Silicon on Insulator transistor (DL-SOI). On-off current ratio ( $I_{on}/I_{off}$ ) decreases with increase in temperature. Simulation study shows that subthreshold swing (SS), drain induced barrier lowering (DIBL) and trans-conductanceare degraded with increasing temperature. A comparative study is also performed between junctionless SOI transistor (JL-SOI) and DL-SOI with respect to temperature. Performance parameters such as SS, DIBL,  $I_{on}/I_{off}$  are degraded in both the devices with increases temperature, but DL-SOI shows better performance in terms of performance parameter than JL-SOI with increasing temperature.DL-SOI also shows lower self-heating in comparison to JL-SOI device with drain voltage.

**Keywords:** Dopingless, Drain Induced Barrier Lowering, Junctionless, Silicon On Insulator, Subthreshold Slope, Self-Heating.

#### I. Introduction

Scaling of gate length puts severe challenges such as leakage current, short channel effects (SCEs), formation of p-n junction with steep doping profile junction and high thermal budget [1]. JL transistor overcomes the issues associated with scaling of conventional MOS device below 20 nm node. In IL transistor, source-channel-drain regions uniformly doped with doping concentration of 10<sup>19</sup> cm<sup>-3</sup> [2].Uniform doping profile does not allow any junction formation at source-channeldrain regions [3]. JL transistor gives full CMOS functionally and reduction in short channel effects (SCEs). However high doping creates the problem of higher sensitivity of Vth and Ioff due to random doping fluctuation (RDF) [4]. Poor off state switching is another issue associated L transistor [3], [5].

DL transistor is a new proposed novel device which addresses the problems associated with JL device [6]. DL transistor contains uniformly doped source, channel and drain regions with intrinsic doping profile ( $10^{15}\,\mathrm{cm}^{-3}$ ). In DLtransistor, n-type source/drain regions are fabricated by charge plasma concept.Rajasekharan et al introduced the charge plasma conceptfor fabrication of p-n diode [7].

In recent paper, Chee-Woo Lee has reported electric parameters of JL device [8]. They reported the comparison study of JL device and Inversion mode device. V. Shrivastava reported the effects of temperature variation on performance of DL transistor [9]. Inthis paper, we have reported the comparative study of self-heating of DL-SOI

and JL-SOI with respect to device parameters variation through 2D TCAD simulations [10].

#### II. Device structure and simulations

Figs 1(a)-(b) show the device structure of DL-SOI transistor and JL-SOI transistor. The simulation parameters for DL- SOI transistor are same as JL-SOI transistor except intrinsic silicon body with carrier concentration of  $N_{\rm d}\!=\!10^{15}\,{\rm cm}^{-3}.$  Threshold voltage is kept constant for both devices. In DL-SOI transistor source and drain regions are induced by using charge plasma concept [1]. In order to induce electron concentration at source and drain regions, the following two conditions must be satisfied:

- 1. Workfunction of source and drain electrode  $(\phi_m)$  should be less than " $\chi_{Si} + (E_g/2q)$ "; where  $\chi_{Si}$  is the electron affinity of Silicon,  $E_g$  is the band-gap of silicon, Q is the charge of electron [1].
- 2. Silicon film thickness should be less than the Debye length  $L_D = \sqrt{((\epsilon V_{th})/\text{qN})}$ , where  $V_{th}$  is threshold voltage,  $\epsilon$  is the dielectric constant of silicon [1].

In DL-SOI device, metal with workfunction of 3.9 eV is used as source and drain electrode to induce n<sup>+</sup> regions [1]. The other parameters of both devices are given in the table below.

Lombardi mobility model along with Shockley- Read-Hall (SRH) and Auger recombination model is used for simulations. For temperature analysis Fermi-Dirac model is used. Impact ionization for highly doped channel is not included for simulation at constant temperature.

Self-Heating analysis is carried out using hydrodynamic model. Lombardi's mobility model shows the effect of mobility degradation due to surface acoustic phonon and surface roughness scattering. SRH model introduced the effect of defects on recombination of electrons, holes and trapped carriers [10].

TABLE I DEVICE PARAMETERS FOR SIMULATION

| Parameters                | JL-  | DL-  |
|---------------------------|------|------|
|                           | SOI  | SOI  |
| Silicon thickness         | 10   | 10   |
|                           | nm   | nm   |
| Effective oxide thickness | 1 nm | 1 nm |
| (EOT)                     |      |      |
| Gate workfunction         | 4.7  | 5.5  |
|                           | eV   | eV   |
| S/D Extension             | 10   | 10   |
|                           | nm   | nm   |
| Gate length               | 20   | 20   |
|                           | nm   | nm   |
| Buried Oxide thickness    | 10   | 10   |
| $(t_{box})$               | nm   | nm   |



Fig.1 (a) DL SOI Structure (b) JL SOI Structure

### III. EFFECT OF TEMPERATURE VARIATION

Mobility of charge carrier is controlled by two types of scattering (a) Lattice scattering and (b) Impurity scattering. In lightly doped devices mobility is controlled by lattice scattering. Thermal vibration increases with increase in temperature which increases the probability of scattering of charge carriers. In lattice scattering mobility varies as T-3/2. In highly doped devices carrier mobility is controlled by impurity scattering. At low temperature interaction forces between charge carriers and impurity atoms are

dominating due to low mobility of charge carriers. Higher interaction forces leads to higher scattering of charge carriers. At high temperature interaction forces are less dominating. Therefore scattering is reduced and mobility increases with increase in temperature. In impurity scattering Mobility varies as T<sup>3/2</sup>.

Fig. 2 (a)-(b) show the effects of temperature variation on I<sub>on</sub> of both the devices. In DL-SOI, V<sub>th</sub> reduces with increase in temperature which leads to increase in Ion. At the same time phonon scattering dominates in DL-SOI which reduces the mobility of charge carriers. Therefore, Ion reduces in DL-SOI with increase in temperature due to mobility degradation. At gate voltage ~0.6 volt effects of Vth reduction and mobility degradation compensate each other and this gate voltage is called ZTC (zero temperature coefficients).

In DL devices mobility is mainly defined as surface mobility and interfaces at top and sidewall of the device. Interface mobility deceases rapidly with increase in gate voltage due to interface scattering. In IL devices channel lies within the bulkof device and mobility degradation is smaller with increase in gate voltage in comparison to DL devices. In JL-SOI,Ion increases with increase in temperature till 400 K. Above 400 K,Ionalmost saturates because both type of scattering compensate each other. Therefore, there is no ZTC point.

Figs 4(a)- (b) show the variation of on current with respect to temperature in both of the devices.



Fig.2 Transfer characteristics of (a) DL-SOI (b) JL-SOI with respect to lattice temperature

Threshold voltage of MOS transistor is given by the  $V_t = V_{FB} + 2\phi_F + \gamma \sqrt{2\phi_F}$  (1)

Where  $\emptyset_F$  is the flat band voltage, Y is the body bias coefficient and  $\emptyset_F$  is the Fermi energy level. Fermi energy decreases with increasing temperature that leads to decrease the threshold voltage of both the devices. Fig 5(a) shows the variation of threshold voltage of both of the devices.

Fig 5(b) shows the variation of On current to Off current ratio. Subthreshold leakage current increases exponentially with temperature. Subthreshold current equation is with zero gate voltage can be explained by Shockley diode model

$$I_{sub} = I_o(e^{\frac{V_{DS}}{\phi_T}} - 1) \qquad (2)$$

Where  $I_0$  is the reverse saturation current and  $\emptyset_T = kT/q$ . Reverse saturation current  $I_0$  doubles with  $7^\circ$  increase in the temperature. DIBL increases with temperature, but DL-SOI shows lower DIBL than JL-SOI as shown in fig 3 (c).



Fig.3 Variation of (a)  $V_{th}(b) \, I_{on}/I_{off}(c)$  DIBL with respect to lattice temperature

#### V. SELF HEATING

#### EFFECT OF BODY BIAS VARIATION

In n-type DL-SOI and JL-SOI transistor mobility degrades with negative body bias voltage. Mobility degradation reduces the kinetic energy of charge carriers and controls the heat generation due to collision of charge carriers. Fig 4 shows the variation of lattice temperature due to self-heating with negative body bias voltage.



Fig 4 Variation of lattice temperature in DL-SOI and JL-SOI with respect to body bias voltage

#### EFFECT OF GATE LENGTH

Both of the transistors show mobility degradation with increase in gate length [2]. Mobility degradation reduces the kinetic energy of the charge carriers. Therefore, less heat is generated due to collision of low energetic charge carriers. Fig 5 shows the variation of lattice temperature in DL-SOI and JL-SOI with respect to gate length variation.



Fig 5 Variation of lattice temperature in DL-SOI and JL-SOI with respect to gate length

## OXIDE THICKNESS VARIATION

Reduction in oxide thickness increases the vertical electric field components. Furthermore, increase in vertical electric field leads to decrease in lateral electric field according to Poisson equation [11].

Poisson equation states that rate of increase of electric field in one dimension decreases the electric field in another direction. Degradation of lateral electric field reduces the scattering of charge carrier. Therefore, self-heating reduces with decreasing oxide thickness.



Fig 6 Variation of lattice temperature in DL-SOI and JL-SOI with respect to oxide thickness

#### REFERENCES

- 1. C. Sahu and J. Singh, "Charge-plasma based process variation immune junctionless transistor," IEEE Electron Device Lett., vol. 35, no. 3, pp. 411–413, Mar. 2014
- C. Sahu, A. Ganguly, and J. Singh, "Design and performance projection of symmetric bipolar charge-plasma transistor on SOI," Electron. Lett, vol. 50, no. 20, pp. 1461–1463, Sep. 2014.
- 3. J. P. Colinge, C. W. Lee, A. Afzalian, N. D. Akhavan, R. Yan, I. Ferain, P. Razavi, B. O'Neill, A. Blake, M. White, A. M. Kelleher, B. McCarthy, and R. Murphy, "Nanowire transistors without junctions," Nat. Nanotechnol., vol. 5, no. 3, pp. 225–229, Mar. 2010.
- 4. R. Rao, N. Das Gupta, and A. Das Gupta, "Study of random dopant fluctuation effects in FD-SOI MOSFET using analytical threshold voltage model," IEEE Trans. Device Mater. Rel., vol. 10, no. 2, pp. 247–253, Jun. 2010.
- J. P. Colinge, A. Kranti, R. Yan, C. W. Lee, I. Ferain, R. Yu, N. Dehdashti Akhavan, P. Razavi, "Junctionless Nanowire Transistor (JNT): Properties and design guidelines," Solid-State Electronics, Volumes 65–66, November–December 2011, Pages 33-37.
- 6. C. Sahu and J. Singh, "Device and circuit performance analysis sof double gate junctionless transistors at Lg = 18 nm," IET J. Eng., vol. 1, pp. 1–6, Apr. 2014.
- R. J. E. Hueting, B. Rajasekharan, C. Salm, and J. Schmitz, "The charge plasma P-N diode, "IEEE Electron Device Lett., vol. 29, no. 12, pp. 1367–1369, Dec. 2008.
- 8. Sung\_Mo Kang and Yusuf Leblebici, "MOS Transistor," in CMOS Digital Integrated Circuits, 3th ed. New York: McGraw-Hill, 2003, pp. 76-80.

- Chi-Woo Lee, Adrin Borne, Isabelle Ferain, Aryan Afzalian, "High-Temperature performance of silicon junctionless MOSFETS,"IEEE Electron Device Lett., vol. 57, no. 13, March 2010.
- 10. Sentaurus TCAD User Manual, 2014. Synopsys, Inc. [Online]. Available: www.synopsys.com
- 11. M. Jagadesh Kumar, and Kanika Nadda "Bipolar Charge-Plasma Transistor: A Novel Three Terminal Device" IEEE Trans. On Electronic Devices, vol. 59, no. 4, April 2012.
- 12. K. Boucart and A. M. Ionescu, "Length scaling of the double gate tunnel FET with a high-K gate dielectric," Solid-State Electron., vol. 51, nos. 11–12, pp. 1500–1507, Nov./Dec. 2007.
- 13. M. Jagadesh Kumar, and Sindhu Janardhanan "Doping-less Tunnel Field Effect Transistor: Design and Investigation" IEEE Trans. On Electronic Devices, Vol.60, No.10, pp.3285-3290, October 2013.
- 14. Bijoy Rajasekharan Raymond J. E. Hueting, Cora Salm, Tom van Hemert, Rob A. M. Wolters, and Jurriaan Schmitz, "Fabrication and Characterization of the Charge-Plasma Diode" IEEE Trans. On Electronic Devices, vol. 31, no 6, June 2010.
- Ishu Agrawal and P.N Kondekar, "Drain Current improvement using spacer, charge plasma concept "IEEE ISCE 2014 1569954437.
- S. A. Loan, F. Bashir, M. Rafat, A. R. Alamoud, and S. A. Abbasi, "A high performance charge plasma PN-Schottky collector transistor on silicon-on-insulator," Semicond. Sci. Technol., vol. 29, no. 9, p. 095001, 2014.
- 17. F. Bashir, S. A. Loan, M. Rafat, A. R. Alamoud, and S. A. Abbasi, "A high performance no. gate engineered charge plasma based tunnel field effect transistor," J. Comput. Electron vol. 14, 2, pp. 477–485, Feb. 2015.
- 18. S. A. Loan, F. Bashir, M. Rafat, A. R. Alamoud, and S. A. Abbasi, "A high performance charge plasma based lateral bipolar transistor on selective buried oxide," Semicond. Sci. Technol., vol. 29, no. 1, p. 015011, 2014.
- S. Singh and P.N. Kondekar, "Dopingless supersteep impact ionization MOS (dopingless-IMOS) based on workfunction engineering," Electronics Letters 5th June 2014 vol. 50 no. 12 pp. 888–889.
- Zhuojun Chen, Yongguang Xiao, Minghua Tang, Ying Xiong, Jianqiang Huang, Jiancheng Li, Xiaochen Gu, and Yichun Zhou," Surface-Potential-Based Drain Current Model for Long-Channel Junctionless Double-Gate MOSFETs," IEEE Traansactions on electronics Devices, vol. 59, no. 12, Dec. 2012.
- 21. Yi-Bo Liao, Meng-Hsueh Chiang, Yu-Sheng Lai, and Wei-Chou Hsu "Stack Gate Technique for Dopingless Bulk FinFETs,", IEEE Traansactions on electronics Devices, vol.61, no. 4 April 2014.